Estimation of power and delay in CMOS circuits using LCT

With a rapid growth in semiconductor Industry, complex applications are being implemented using small size chips, with the use of Complementary Metal Oxide Semi-Conductors (CMOS). With the introduction of new Integrated Circuit (IC) technology, the speed of the circuits has been increased by around...

Full description

Saved in:
Bibliographic Details
Main Authors: Aylapogu, Pramod kumar (Author), Aditya, B.L.V.S.S (Author), Sony, G. (Author), Prasanna, Ch (Author), Satish, A (Author)
Format: EJournal Article
Published: Institute of Advanced Engineering and Science, 2019-05-01.
Subjects:
Online Access:Get fulltext
Get fulltext
Tags: Add Tag
No Tags, Be the first to tag this record!
Description
Summary:With a rapid growth in semiconductor Industry, complex applications are being implemented using small size chips, with the use of Complementary Metal Oxide Semi-Conductors (CMOS). With the introduction of new Integrated Circuit (IC) technology, the speed of the circuits has been increased by around 30%. But it was observed that for every two years, the power dissipation of a circuit doubles. The main reason for this power dissipation is leakage currents in the circuit. To reduce these leakage currents, we can reduce the width of the device. In addition to this, we can use lector techniques that use Leakage Control Transistors (LCT) and High Threshold Leakage Control Transistors(HTLCT). In this paper, we present a circuit technique that uses 130 nano-meter CMOS VLSI circuits that use two extra transistors to mitigate the leakage currents. The estimation of power and delay will be discussed using LCT's and HTLCT's
Item Description:https://ijeecs.iaescore.com/index.php/IJEECS/article/view/13839