Network-on-Chip : The Next Generation of System-on-Chip Integration

Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Generation of System-on-Chip Integration examines the current issues restricting chip-on-chip communication efficiency, and explores Network-on-chip (NoC), a promising alternative that equips designers with...

Full description

Saved in:
Bibliographic Details
Main Author: Kundu, Santanu (auth)
Other Authors: Chattopadhyay, Santanu (auth)
Format: Book Chapter
Published: Taylor & Francis 2014
Subjects:
Online Access:Get Fullteks
DOAB: description of the publication
Tags: Add Tag
No Tags, Be the first to tag this record!
LEADER 04214naaaa2200481uu 4500
001 doab_20_500_12854_26508
005 20210210
020 |a b17748 
024 7 |a 10.1201/b17748  |c doi 
041 0 |a English 
042 |a dc 
072 7 |a TJFC  |2 bicssc 
072 7 |a TJF  |2 bicssc 
072 7 |a UY  |2 bicssc 
100 1 |a Kundu, Santanu  |4 auth 
700 1 |a Chattopadhyay, Santanu  |4 auth 
245 1 0 |a Network-on-Chip : The Next Generation of System-on-Chip Integration 
260 |b Taylor & Francis  |c 2014 
300 |a 1 electronic resource (389 p.) 
506 0 |a Open Access  |2 star  |f Unrestricted online access 
520 |a Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Generation of System-on-Chip Integration examines the current issues restricting chip-on-chip communication efficiency, and explores Network-on-chip (NoC), a promising alternative that equips designers with the capability to produce a scalable, reusable, and high-performance communication backbone by allowing for the integration of a large number of cores on a single system-on-chip (SoC). This book provides a basic overview of topics associated with NoC-based design: communication infrastructure design, communication methodology, evaluation framework, and mapping of applications onto NoC. It details the design and evaluation of different proposed NoC structures, low-power techniques, signal integrity and reliability issues, application mapping, testing, and future trends. Utilizing examples of chips that have been implemented in industry and academia, this text presents the full architectural design of components verified through implementation in industrial CAD tools. It describes NoC research and developments, incorporates theoretical proofs strengthening the analysis procedures, and includes algorithms used in NoC design and synthesis. In addition, it considers other upcoming NoC issues, such as low-power NoC design, signal integrity issues, NoC testing, reconfiguration, synthesis, and 3-D NoC design. This text comprises 12 chapters and covers: The evolution of NoC from SoC-its research and developmental challenges NoC protocols, elaborating flow control, available network topologies, routing mechanisms, fault tolerance, quality-of-service support, and the design of network interfaces The router design strategies followed in NoCs The evaluation mechanism of NoC architectures The application mapping strategies followed in NoCs Low-power design techniques specifically followed in NoCs The signal integrity and reliability issues of NoC The details of NoC testing strategies reported so far The problem of synthesizing application-specific NoCs Reconfigurable NoC design issues Direction of future research and development in the field of NoC Network-on-Chip: The Next Generation of System-on-Chip Integration covers the basic topics, technology, and future trends relevant to NoC-based design, and can be used by engineers, students, and researchers and other industry professionals interested in computer architecture, embedded systems, and parallel/distributed systems. 
540 |a Creative Commons  |f https://creativecommons.org/licenses/by-nc-nd/4.0/  |2 cc  |4 https://creativecommons.org/licenses/by-nc-nd/4.0/ 
546 |a English 
650 7 |a Circuits & components  |2 bicssc 
650 7 |a Electronics engineering  |2 bicssc 
650 7 |a Computer science  |2 bicssc 
653 |a Circuits and Devices 
653 |a Microelectronics 
653 |a Computer Engineering 
653 |a ENG 
653 |a ElectricalEngineering 
653 |a SCI-TECH 
653 |a COMPUTERSCIENCE 
653 |a INFORMATIONSCIENCE 
653 |a STM 
653 |a Architecture Design of Network - on- Chip 
653 |a Evolution of NoC Architectures 
653 |a Interconnection Networks in NoC 
653 |a Reconfigurable Network-on-Chip Design 
653 |a Santanu Chattopadhyay 
653 |a Application Mapping on NoC 
856 4 0 |a www.oapen.org  |u https://library.oapen.org/bitstream/20.500.12657/41758/4/9781466565265.pdf  |7 0  |z Get Fullteks 
856 4 0 |a www.oapen.org  |u https://directory.doabooks.org/handle/20.500.12854/26508  |7 0  |z DOAB: description of the publication