Comparative high-k material gate spacer impact in DG-FinFET parameter variations between two structures

This paper investigates the impact of the high-K material gate spacer on short channel effects (SCEs) for the 16 nm double-gate FinFET (DG-FinFET), where depletion-layer widths of the source-drain corresponds to the channel length. Virtual fabrication process along with design modification throughou...

Full description

Saved in:
Bibliographic Details
Main Authors: F. Roslan, Ameer (Author), Salehuddin, F. (Author), M. Zain, A.S (Author), Kaharudin, K.E (Author), Ahmad, I. (Author), Hazura, H. (Author), Hanim, A.R (Author), Idris, S.K (Author)
Format: EJournal Article
Published: Institute of Advanced Engineering and Science, 2019-05-01.
Subjects:
Online Access:Get fulltext
Tags: Add Tag
No Tags, Be the first to tag this record!
LEADER 03001 am a22003733u 4500
001 ijeecs16750_11918
042 |a dc 
100 1 0 |a F. Roslan, Ameer  |e author 
100 1 0 |e contributor 
700 1 0 |a Salehuddin, F.  |e author 
700 1 0 |a M. Zain, A.S.  |e author 
700 1 0 |a Kaharudin, K.E.  |e author 
700 1 0 |a Ahmad, I.  |e author 
700 1 0 |a Hazura, H.  |e author 
700 1 0 |a Hanim, A.R.  |e author 
700 1 0 |a Idris, S.K.  |e author 
245 0 0 |a Comparative high-k material gate spacer impact in DG-FinFET parameter variations between two structures 
260 |b Institute of Advanced Engineering and Science,   |c 2019-05-01. 
500 |a https://ijeecs.iaescore.com/index.php/IJEECS/article/view/16750 
520 |a This paper investigates the impact of the high-K material gate spacer on short channel effects (SCEs) for the 16 nm double-gate FinFET (DG-FinFET), where depletion-layer widths of the source-drain corresponds to the channel length. Virtual fabrication process along with design modification throughout the study and its electrical characterization is implemented and significant improvement is shown towards the altered structure design whereby in terms of the ratio of drive current against the leakage current (ION/IOFF ratio), all three materials tested being S3N4, HfO2 and TiO2 increases from the respective 60.90, 80.70 and 84.77 to 84.77, 91.54 and 92.69. That being said, the incremental in ratio has satisfied the incremental on the drive current as well as decreases the leakage current. Threshold voltage (VTH) for all dielectric materials have also satisfy the minimum requirement predicted by the International Technology Roadmap Semiconductor (ITRS) 2013 for which is at 0.461±12.7% V. Based on the results obtained, the high-K materials have shown a significant improvement, specifically after the modifications towards the Source/Drain. Compared to the initial design made, TiO2 has improved by 12.94% after the alteration made in terms of the overall ION and IOFF performances through the ION/IOFF ratio value obtained, as well as meeting the required value for VTH obtained at 0.464V. The ION from high-K materials has proved to meet the minimum requirement by ITRS 2013 for low performance Multi-Gate technology. 
540 |a Copyright (c) 2018 Institute of Advanced Engineering and Science 
540 |a http://creativecommons.org/licenses/by-nc/4.0 
546 |a eng 
690
690 |a Double-Gate FinFET, High-K, Parameter Variation 
655 7 |a info:eu-repo/semantics/article  |2 local 
655 7 |a info:eu-repo/semantics/publishedVersion  |2 local 
655 7 |2 local 
786 0 |n Indonesian Journal of Electrical Engineering and Computer Science; Vol 14, No 2: May 2019; 573-580 
786 0 |n 2502-4760 
786 0 |n 2502-4752 
786 0 |n 10.11591/ijeecs.v14.i2 
787 0 |n https://ijeecs.iaescore.com/index.php/IJEECS/article/view/16750/11918 
856 4 1 |u https://ijeecs.iaescore.com/index.php/IJEECS/article/view/16750/11918  |z Get fulltext